Maxim DS33R11 Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Netzwerk-Switches Maxim DS33R11 herunter. DS33R11DK Datasheet Maxim Integrated [en] Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 44
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
1 of 44 REV: 101405
GENERAL DESCRIPTION
The DS33R11/DS33ZH11 design kit is an easy-to-
use evaluation board for the DS33R11 and the
DS33ZH11 Ethernet transport-over-serial link
devices. The DS33ZH11 section of the design kit
contains an option for either T3E3 or T1E1 serial
links. The DS33R11 chipset has an integrated T1E1
transceiver. All serial links are complete with line
interface, transformers, and network connections.
Dallas’ ChipView software is provided with the design
kit, giving point-and-click access to configuration and
status registers from a Windows-based PC.
On-board LEDs indicate receive loss-of-signal, queue
overflow, Ethernet link, Tx/Rx, and interrupt status.
Windows is a registered trademark of Microsoft Corp.
DESIGN KIT CONTENTS
DS33R11DK/DS33ZH11DK Main Board (DS33R11 +
DS33ZH11)
CD ROM:
ChipView Software and Manual
DS33R11DK/DS33ZH11DK Data Sheet
Configuration Files
FEATURES
Demonstrates Key Functions of DS33R11 and
DS33ZH11 Ethernet Transport Chipsets
DS33ZH11 Section Includes DS21348 T1E1
LIU and DS3150 T3E3 LIU, Transformers, BNC
and RJ48 Network Connectors and
Termination
Provides Support for Hardware and Software
Modes
On-Board MMC2107 Processor and ChipView
Software Provide Point-and-Click Access to
DS33R11 Register Set
All DS33R11 and DS33ZH11 Interface Pins are
Easily Accessible for External Data
Source/Sink
LEDs for Loss-of-Signal, Queue Overflow,
Ethernet Link, Tx/Rx, and Interrupt Status
Easy-to-Read Silkscreen Labels Identify the
Signals Associated with All Connectors,
Jumpers, and LEDs
ORDERING INFORMATION
PART DESCRIPTION
DS33R11DK
Design Kit for DS33R11 and
DS33ZH11
www.maxim-ic.com
DS33R11DK/DS33ZH11DK
Ethernet Transport Design Kit
Seitenansicht 0
1 2 3 4 5 6 ... 43 44

Inhaltsverzeichnis

Seite 1 - Ethernet Transport Design Kit

1 of 44 REV: 101405 GENERAL DESCRIPTION The DS33R11/DS33ZH11 design kit is an easy-to-use evaluation board for the DS33R11 and the DS33ZH

Seite 2 - TABLE OF CONTENTS

DS33R11DK/DS33ZH11DK 10 of 44 BASIC OPERATION Powering Up the Design Kit • Connect PCB 3.3V and GND banana plugs to power supply. A 2A supply is re

Seite 3 - COMPONENT LIST

DS33R11DK/DS33ZH11DK 11 of 44 Basic DS33ZH11 Initialization This section covers the EEPROM methods for configuring the DS33ZH11. 1) If the HWMODE

Seite 4

DS33R11DK/DS33ZH11DK 12 of 44 LEDS, CONFIGURATION SWITCHES, JUMPERS, AND CONNECTORS The DS33Z11DK has several configuration switches, banana plugs,

Seite 5

DS33R11DK/DS33ZH11DK 13 of 44 SILKSCREEN REFERENCE FUNCTION BASIC SETTING SCHEMATIC PAGE DESCRIPTION JP01 3-pin jumper Pins 2+3 jumpered 10 Drives D

Seite 6

DS33R11DK/DS33ZH11DK 14 of 44 SILKSCREEN REFERENCE FUNCTION BASIC SETTING SCHEMATIC PAGE DESCRIPTION J28.4 DS3150 pin (ICE) — 0 = Normal RCLK/Norm

Seite 7

DS33R11DK/DS33ZH11DK 15 of 44 SILKSCREEN REFERENCE FUNCTION BASIC SETTING SCHEMATIC PAGE DESCRIPTION J31 Configuration pins (See next 10 rows for de

Seite 8 - PC BOARD ERRATA

DS33R11DK/DS33ZH11DK 16 of 44 SILKSCREEN REFERENCE FUNCTION BASIC SETTING SCHEMATIC PAGE DESCRIPTION DS19, DS20, DS21 LED — 19 Activity LEDs for Eth

Seite 9 - FILE LOCATIONS

DS33R11DK/DS33ZH11DK 17 of 44 DS33R11DK/DS33ZH11DK INFORMATION For more information about the DS33R11DK/DS33ZH11DK, including software downloads, re

Seite 10 - BASIC OPERATION

PAGE 01: DS33R11 AND DS33ZH11 DESIGN TOP LEVEL HIERARCHY BLOCKSPAGE 03: HIERARCHY BLOCKS FOR DS33R11, PROCESSOR AND ETHERNETONLY SIGNALS WITH IMPORT/O

Seite 11

GROUND TESTPOINTS2/2(BLOCK)STEVE SCULLYDS33ZH11-R11DK01A02/27(TOTAL)01/05/2005BLOCK NAME: _ztopdn_. PARENT BLOCK: <CON_PARENT_NAME>BABABABA21JB0

Seite 12

DS33R11DK/DS33ZH11DK 2 of 44 TABLE OF CONTENTS GENERAL DESCRIPTION ...

Seite 13

PAGES 12-17PAGES 04-05PAGES 06-11PROCESSOR HIERARCHY BLOCKR11 HIERARCHY BLOCKMII ETHERNET HIERARCHY BLOCKDS33R11 DESIGN KITPAGE NUMBERS (BOTTOM RIGHT)

Seite 14

BEGINNING OF MII ETHERNET HIERARCHY BLOCKPLACEMENT NOTE:LEDS NEED TO BE ATTACHEDOUTSIDE OF MODULE DUE TOBE PLACED CLOSE TO PINC1 AND RBIAS MUSTCOMPONE

Seite 15

RESISTORS FOR TD+-/RD+-SHOULD BE PLACED CLOSE TO XFRMSHOULD BE PLACED CLOSE TO PHYEND OF MII ETHERNET HIERARCHY BLOCKCAPS FOR XFRM CENTER TAPBLOCK NAM

Seite 16 - DS33R11 INFORMATION

BEGINNING OF DS33R11 HIERARCHY BLOCKDS33ZH11-R11DK01A0STEVE SCULLY1/6(BLOCK)6/27(TOTAL)01/05/2005BLOCK NAME: _z11andlan_dn. PARENT BLOCK: \_ds33r11dk_

Seite 17 - SCHEMATICS

STEVE SCULLY7/27(TOTAL)BLOCK NAME: _z11andlan_dn. PARENT BLOCK: \_ds33r11dk_design\01/05/20052/6(BLOCK)DS33ZH11-R11DK01A0ZJTCLKRDEN0RSER0TCLKI0TDEN0RC

Seite 18 - CONTENTS

FROM Z11 SYSCLKOSYNCHRONOUS DRAMMT48LC4M32B2 - 1 MEG X 32 X 4 BANKSBLOCK NAME: _z11andlan_dn. PARENT BLOCK: \_ds33r11dk_design\DS33ZH11-R11DK01A0STEVE

Seite 19 - 44 4 4 44444

01/05/2005STEVE SCULLYDS33ZH11-R11DK01A0BLOCK NAME: _z11andlan_dn. PARENT BLOCK: \_ds33r11dk_design\4/6(BLOCK)9/27(TOTAL)RSTSHDNINOUTGNDSETOUTINVSS7VS

Seite 20 - DS33R11 DESIGN KIT

SERIAL SIGNALS WITH OFF PORT FLAGS GOTO THE 140 PIN WAN CONNECTORSJUMPERS FOR ETHERNET RSER RCLK RDEN - VALID COMBINATIONS:PLACE TESTPOINTS FOR ETHERN

Seite 21 - DP83847_U1

SPARE INVERTERSALL UNMARKED BIAS RESISTORS ARE 10KEND OF DS33R11 HIERARCHY BLOCK6/6(BLOCK)STEVE SCULLYDS33ZH11-R11DK01A011/27(TOTAL)01/05/2005BLOCK NA

Seite 22 - CONN_HFJ11_2450_U

BEGINNING OF PROCESSOR HIERARCHY BLOCKBLOCK NAME: _motprocrescard_dn. PARENT BLOCK: \_ds33r11dk_design\PRINTED Fri Sep 23 11:01:52 200512/27(TOTAL)STE

Seite 23 - DS33R11_U1

DS33R11DK/DS33ZH11DK 3 of 44 COMPONENT LIST DESIGNATION QTY DESCRIPTION SUPPLIER/PART NUMBER C01, C28, CB03, CB49, CB136, CB146, CB192, CP01, CP2,

Seite 24

RESET AND CHIP CONFIGURATIONXTAL W/ PLLBOOT INTERNALD18 HAS A 10K LOAD TO GNDD18 HAS A 10.5K LOAD TO V3VBOOT EXTWHEN SET FORINTERN/EXTERNBOOTRESET CON

Seite 25 - SYNCHRONOUS DRAM

BUT DO NOT POPULATEJTAG CONFIGURATIONALIGN KEYPINONCETDIMMC2107ONCETDOPINTDI...FPGA+FLASH...PLACE PADS FOR CAP3/6(BLOCK)01/05/2005STEVE SCULLYDS33ZH11

Seite 26

MEM_SO / RUN_DRV INSTALL JUMPER TO RUN DEVICE DRIVERMEM_SI / TCLKEQRCLK INSTALL JUMPER TO SET TCLK=RCLKMEM_CS / EN_INTS INSTALL JUMPER TO ENABLE INTER

Seite 27

BLOCK NAME: _motprocrescard_dn. PARENT BLOCK: \_ds33r11dk_design\5/6(BLOCK)DS33ZH11-R11DK01A0STEVE SCULLY01/05/200516/27(TOTAL)21R221R1141312111098765

Seite 28 - CONN_RJ48

END OF PROCESSOR HIERARCHY BLOCK17/27(TOTAL)6/6(BLOCK)01/05/2005STEVE SCULLYDS33ZH11-R11DK01A0BLOCK NAME: _motprocrescard_dn. PARENT BLOCK: \_ds33r11d

Seite 29 - MAX811_U

PAGE NUMBERS (BOTTOM RIGHT) ARE LISTED BY BOTH THE PAGE NUMBER IN THE BLOCK, AND BY THE PAGE NUMBER WITHIN THE ENTIRE DESIGNCROSS REFERENCE INDICATORS

Seite 30 - RESET CONFIGURATION

DS33ZH11 MII CLK IS GATED BY RESET160 US BEFORE RESET DEACTIVATESMII PHY REQUIRES MII CLK TO BE STABLE FORPRINTED Fri Sep 23 11:01:54 20052/2(BLOCK)19

Seite 31 - MAX3233E

SERIES TERMINATIONMII TX PINS USUALY HAVEZH11 PACKAGE ALLOWS FORCLOSE PLACEMENT, RESISTORS OMITTEDTHIS PAGE ARE 30 OHMUNMARKED RESISTORS ONBEGINING OF

Seite 32 - LFEC_T144_U

CONFIG SWITCHES FOR Z11LOWLOWDS33ZH11-R11DK01A021/27(TOTAL)STEVE SCULLY01/05/20052/3(BLOCK)BLOCK NAME: _zh11_dn. PARENT BLOCK: \_ds33zh11dk_design\CS*

Seite 33 - CONN_14P

BE NON- SWAPABLEADDRESS PINS APPEAR THAT THEY SHOULDFROM Z11 SYSCLKOMT48LC4M32B2 - 1 MEG X 32 X 4 BANKSSYNCHRONOUS DRAMBLOCK NAME: _zh11_dn. PARENT BL

Seite 34 - AT25160A_U

DS33R11DK/DS33ZH11DK 4 of 44 DESIGNATION QTY DESCRIPTION SUPPLIER/PART NUMBER J01, J05, J06, J18, J36 5 Terminal strip (10-pin, dual row, vertic

Seite 35 - NC7SZ86_U

SPARE (SOCKETED) OSCILLATORUSE 34.368 MHZ FOR E3USE 44.736 MHZ FOR T3BEGINING AND END OF T3E3 LIU HIERARCHY BLOCKNETWORK INTERFACETXTIPRXTIPRXRINGTRAN

Seite 36

DS21348 LIU, TRANSFORMERS AND CONNECTORSBEGINING OF T1E1 LIU HIERARCHY BLOCK/BLOCK NAME: _te1liu_wan_dn. PARENT BLOCK: \_ds33zh11dk_design\01/05/20051

Seite 37 - DS33ZH11_U1

CONFIGURED FOR HW MODEUNMARKED BIAS RESISTORS ARE 1.0K OHMUSE 1.544MHZ FOR T1USE 2.048MHZ FOR E1L1, L2, PBEO, BPCLK = NCHARDWAREEND OF T1E1 LIU HIERAR

Seite 38

BEGINNING OF MII ETHERNET HIERARCHY BLOCKPLACEMENT NOTE:LEDS NEED TO BE ATTACHEDOUTSIDE OF MODULE DUE TOBE PLACED CLOSE TO PINC1 AND RBIAS MUSTCOMPONE

Seite 39

RESISTORS FOR TD+-/RD+-SHOULD BE PLACED CLOSE TO XFRMSHOULD BE PLACED CLOSE TO PHYEND OF MII ETHERNET HIERARCHY BLOCKCAPS FOR XFRM CENTER TAPRX_CLKTX_

Seite 40 - CONN_BNC_5P

DS33R11DK/DS33ZH11DK 5 of 44 DESIGNATION QTY DESCRIPTION SUPPLIER/PART NUMBER R07, R10, R12, R13, RB15 5 0Ω ±5%, 1/16W resistors (0603) Panasonic

Seite 41

DS33R11DK/DS33ZH11DK 6 of 44 DESIGNATION QTY DESCRIPTION SUPPLIER/PART NUMBER RB55, RB56, RB57, RB62, RB64, RB65, RB72, RB76, RB145, RB147, RB158,

Seite 42 - CONFIGURED FOR HW MODE

DS33R11DK/DS33ZH11DK 7 of 44 DESIGNATION QTY DESCRIPTION SUPPLIER/PART NUMBER U11 1 DS33ZH11 ELITE 10/100 Ethernet transport over serial link 10mm

Seite 43

DS33R11DK/DS33ZH11DK 8 of 44 SYSTEM FLOORPLAN PC BOARD ERRATA • Center tap of T02 was not pulled to V3_3 in DS33R11DK/DS33ZH11DK01A0 re

Seite 44

DS33R11DK/DS33ZH11DK 9 of 44 FILE LOCATIONS This design kit relies upon several supporting files, which are provided on the CD and are available as

Kommentare zu diesen Handbüchern

Keine Kommentare